## High Precision, 18-bit Fully Differential 200 kSPS SAR ADC

## Features

- 18-bit fully differential, no missing code.
- Throughput: 200 kSPS
- INL: $\pm 1.75$ LSB
- DNL: - 0.85 / + 1.25 LSB
- SINAD: 99.2 dB at 1 kHz
- THD: - 113 dB at 1 kHz
- Differential analog input range: $\pm \mathrm{V}_{\text {REF }}$
- No pipeline delay
- Single supply 5 V
- $1.8 \mathrm{~V} / 2.5 \mathrm{~V} / 3 \mathrm{~V} / 5 \mathrm{~V}$ logic interface
- Packages: MSOP-10 / DFN-10
- Standby current: 2 nA


## Applications

- Precision data acquisition
- Automated testing
- Precision instrument
- Medical instrument


## Typical Application



Figure 1. Application Examples

## General Description

ZJC2010 is low noise, low power consumption, 18-bit differential SAR ADC with throughput up to 200 kSPS . The part is available in small package and easy to use. It can reduce the power consumption and complexity of the system, thus achieve high density designs.

ZJC2010 requires 5 V of power supply to sample the analog input voltage between $\mathrm{IN}+$ and IN - ranging from $-\mathrm{V}_{\text {REF }}$ to $+\mathrm{V}_{\text {REF }}\left(\mathrm{V}_{\text {REF: }} 0.5 \mathrm{~V}\right.$ to $\left.\mathrm{V}_{\mathrm{DD}}\right)$. The reference voltage of ZJC2010 is provided externally, and can be set up to the supply voltage. Utilizing the independent VIO pin, ZJC2010 can be compatible with $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.3 \mathrm{~V}$ and 5 V logic interface. The part provides one SPI-compatible serial port and also supports daisy-chain operation for serial cascading of multiple devices.

ZJC2010 is available in 10-lead MSOP and DFN packages. The operating temperature is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. ZJC2010 series is pin compatible with industry standard parts.

## Typical Characteristics



Figure 2. AC Characteristics

18/16/14-bit full speed SAR ADC ZJC2000 series is listed below:

| Model | 400 kSPS | $\mathbf{5} 500 \mathrm{kSPS}$ | $\mathbf{2} \mathbf{6 0 0} \mathrm{kSPS}$ | Packages |
| :--- | :---: | :---: | :---: | :---: |
| 18-bit fully differential | ZJC2000 |  |  |  |
| 18-bit unipolar pseudo differential | ZJC2004 |  |  |  |
| 18-bit bipolar pseudo differential | ZJC2005 |  |  |  |
| 16-bit fully differential |  | ZJC2001 |  |  |
| 16-bit unipolar pseudo differential |  | ZJC2002 |  |  |
| 16-bit bipolar pseudo differential |  | ZJC2003 |  |  |
| 14-bit unipolar pseudo differential |  |  | ZJC2007 |  |
| 14-bit bipolar pseudo differential |  | ZJC2008 |  |  |

18/16/14-bit regular speed SAR ADC ZJC2000 series are as follows:

| Model | 200 kSPS | 250 kSPS | 300 kSPS | Packages |
| :--- | :---: | :---: | :---: | :---: |
| 18-bit fully differential | ZJC2010 |  |  |  |
| 18-bit unipolar pseudo differential | ZJC2014 |  |  |  |
| 18-bit bipolar pseudo differential | ZJC2015 |  |  |  |
| 16-bit fully differential |  | ZJC2011 |  |  |
| 16-bit unipolar pseudo differential |  | ZJC2012 |  |  |
| 16-bit bipolar pseudo differential |  | ZJC2013 |  |  |
| 14-bit unipolar pseudo differential |  |  | ZJC2017 |  |
| 14-bit bipolar pseudo differential |  |  | ZJC2018 |  |

## Table of Contents

Features 1 Transfer Function ..... 15
Applications 1 Typical Connection Diagram ..... 16
General Description 1 Single-ended to Differential Driver ..... 17
Typical Application 1 Reference Voltage Input ..... 19
Typical Characteristics . 1 Power Supply ..... 19
Table of Contents 3 Digital Interface ..... 21
Version (Release B) ..... 4
CS Mode (3-Wire without Busy Indication) ..... 21
Revision History ..... 4
Pin Configurations and Function Descriptions ..... 5
Absolute Maximum Ratings .....
Thermal Resistance ..... 6
Specifications .....  .7
Timing Specifications9
Typical Performance Characteristics ..... 11
Theory of Operation ..... 14
Circuit Structure ..... 14
Converter Operations. ..... 14
$\overline{\mathrm{CS}}$ Mode (3-Wire with Busy Indication) ..... 22
$\overline{\mathrm{CS}}$ Mode (4-wire without Busy Indication) ..... 23
$\overline{\mathrm{CS}}$ Mode (4-Wire with Busy Indication) ..... 24
Chain Mode (without Busy Indication) ..... 25
Chain Mode (with Busy Indication) ..... 26
Layout Guidelines ..... 28
Outline Dimensions ..... 29
Ordering Guide ..... 30
Product Order Model ..... 30
Related Parts ..... 31

## Version (Release B) ${ }^{1}$

## Revision History

## October 2023 ——Release B

English version
Format, Digital Output parameter, Figure5, Figure 31 updating

## November 2022 ——Release A

[^0]
## Pin Configurations and Function Descriptions



Figure 3. 10-lead MSOP pin configuration


Figure 4. 10-lead DFN pin configuration

Note: The exposed pad has no internal connection. Connect the pad to GND.

| Mnemonic | Pin No. | Pin Type | Description |
| :---: | :---: | :---: | :---: |
| REF | 1 | Power Supply | The voltage reference input. $\mathrm{V}_{\text {REF }}$ ranges from 0.5 V to $\mathrm{V}_{\mathrm{DD}}$. It is recommended that this pin must be decoupled to the GND by a $22 \mu \mathrm{~F} 7 \mathrm{R}$ ceramic capacitor as close as possible. |
| $V_{D D}$ | 2 | Power Supply | Power Supply pin. $\mathrm{V}_{D D}$ ranges from 4.75 V to 5.25 V . It is recommended that $\mathrm{V}_{D D}$ be bypassed through a minimum of $0.1 \mu \mathrm{~F}$ ceramic capacitor to GND . |
| $1{ }^{+}$ | 3 | Analog Input | Analog input positive pin. $\operatorname{IN}+$ and $G N D$ ranges from 0 V to $\mathrm{V}_{\text {REF. }} \mathrm{IN}+$ and $I N$ - form a differential input with an input range of 0 V to $\pm \mathrm{V}_{\text {REF }}$. |
| IN- | 4 | Analog Input | Analog input negative pin. IN- and GND ranges from 0 V to $\mathrm{V}_{\text {ReF }}$. |
| GND | 5 | Ground | Power Ground. |
| CNV | 6 | Digital Input | Conversion input. This input has multiple functions as described in the Digital Interface section. |
| SDO | 7 | Digital Output | Serial data output. The conversion result is output through this pin. It is synchronized with SCK. |
| SCK | 8 | Digital Input | Serial data clock input. When the device is selected, the conversion result is shifted out through this clock. |
| SDI | 9 | Digital Input | Serial data input. This input provides multiple functions to implement a variety of different serial protocols |
| VIO | 10 | Power Supply | Input/output interface digital power supply. The nominal voltage on this pin is the same as the controller interface power supply ( $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.3 \mathrm{~V}$, or 5 V ). It is recommended that VIO be bypassed through a minimum of $0.1 \mu \mathrm{~F}$ ceramic capacitor to GND. |
| EPAD |  |  | Exposed pad. Connect to ground. |

Absolute Maximum Ratings ${ }^{1}$

| Parameter | Rating |
| :---: | :---: |
| $V_{D D}$, REF, VIO to GND | -0.3V~6 V |
| REF, VIO to $\mathrm{V}_{\mathrm{D}}$ | -6V ~0.3V |
| Analog Input Range (IN+, IN- to GND) | $-0.3 \mathrm{~V} \sim \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Input to GND | $-0.3 \mathrm{~V} \sim \mathrm{VIO}+0.3 \mathrm{~V}$ |
| Digital Output to GND | $-0.3 \mathrm{~V} \sim \mathrm{VIO}+0.3 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150{ }^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $300{ }^{\circ} \mathrm{C}$ |
| Maximum Reflow Temperature ${ }^{2}$ | $260^{\circ} \mathrm{C}$ |
| Electrostatic Discharge (ESD) ${ }^{3}$ |  |
| Human Body Model (HBM) ${ }^{4}$ | 1.5 kV |
| Charged Device Model (CDM) ${ }^{5}$ | 1 kV |

[^1]Thermal Resistance ${ }^{6}$

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\text {Jc }}$ | Unit |
| :--- | :--- | :--- | :--- |
| MSOP-10 | 150 | 50 | ${ }^{\circ} \mathrm{C} / W$ |
| DFN-10 | 43 | 5.5 | ${ }^{\circ} \mathrm{C} / W$ |

## Specifications

The $\bullet$ denotes the full temperature range for specified performance. Unless otherwise noted, $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V} \sim 5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{DD}}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Parameter | Symbol | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  |  | 18 |  |  | bits |
| Input Characteristics |  |  |  |  |  |  |  |
| Voltage Range |  | $\mathrm{IN}+$ to IN - | - | - V ${ }_{\text {REF }}$ |  | $+\mathrm{V}_{\text {REF }}$ | V |
| Absolute input voltage |  | IN+, IN- | - | -0.1 |  | $V_{\text {REF }}+0.1$ | V |
| Common Mode Input Range |  | $\mathrm{IN}+$, N - | - | $V_{\text {REF }} / 2-0.1$ | $V_{\text {REF }} / 2$ | $\mathrm{V}_{\text {REF }} / 2+0.1$ | V |
| Common Mode Rejection Ratio | CMRR | $\mathrm{ffin}=200 \mathrm{kHz}$ |  |  | 57 |  | dB |
| Leakage Current |  | Acquisition Phase |  |  | 1 |  | nA |
| Input Impedance ${ }^{1}$ |  |  |  |  |  |  |  |
| Throughput |  |  |  |  |  |  |  |
| Conversion Rate |  |  | - |  |  | 200 | kSPS |
| Transient Response |  | Full - scale step | $\bullet$ |  |  | 2.9 | $\mu \mathrm{s}$ |
| DC Accuracy |  |  |  |  |  |  |  |
| No Missing Codes |  |  | $\bullet$ | 18 |  |  | bits |
| Integral Nonlinear Error | INL |  | $\bullet$ | -2.75 | $\pm 1.75$ | + 2.75 | LSB ${ }^{2}$ |
| Differential Nonlinear Error | DNL |  | $\bullet$ | -0.99 | $-0.85 /+1.25$ | +2 | LSB |
| Transition Noise |  | $V_{\text {REF }}=V_{\text {DD }}=5 \mathrm{~V}$ | $\bullet$ |  | 0.88 |  | LSB |
| Gain Error | GE |  | - | -40 | $\pm 2$ | $\pm 40$ | LSB |
| Gain Error Temperature Drift |  |  | $\bullet$ |  | $\pm 0.3$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Zero Error | ZE |  | $\bullet$ | -20 | $\pm 4$ | + 20 | LSB |
| Zero Temperature Drift |  |  |  |  | $\pm 0.3$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Power Supply Sensitivity |  | $V_{D D}=5 \mathrm{~V} \pm 5 \%$ |  |  | $\pm 1$ |  | ppm |
| AC Accuracy |  |  |  |  |  |  |  |
| Dynamic Range | DR | $V_{\text {REF }}=5 \mathrm{~V}$ | $\bullet$ | 99 | 100 |  | $\mathrm{dB}^{3}$ |
| SNR | SNR | $\mathrm{fin}^{\text {}}=1 \mathrm{kHz}, \mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ | $\bullet$ | 98 | 99.5 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{N}}=1 \mathrm{kHz}, \mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}$ | $\bullet$ | 93.5 | 95 |  | dB |

${ }_{1}$ See the Analog Inputs section.
${ }^{2}$ LSB means least significant bit. $1 \mathrm{LSB}=38.15 \mu \mathrm{~V}$ for $\pm 5 \mathrm{~V}$ input range.
${ }^{3}$ Unless otherwise noted, all specifications expressed in decibels (dB) are referenced to full-scale input FSR and are tested with an input signal 0.5 dB below full-scale.

| Parameter | Symbol | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Spurious-Free Dynamic Range | SFDR | $\mathrm{fiN}_{\mathrm{N}}=1 \mathrm{kHz}, \mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ |  |  | 110 |  | dB |
| Total Harmonic Distortion | THD |  |  |  | - 111 |  | dB |
| Signal-to (Noise + Distortion) | SINAD | $\mathrm{f}_{\mathrm{N}}=1 \mathrm{kHz}, \mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ | - | 97.5 | 99.2 |  | dB |
| Intermodulation Distortion | IMD | $\mathrm{f}_{\mathrm{N}}=1 \mathrm{kHz}, \mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ |  |  | -97 |  | dB |
| Reference |  |  |  |  |  |  |  |
| Voltage Range |  |  | - | 0.5 |  | $V_{D D}+0.3$ | V |
| Load Current |  | Sine Wave Input |  |  | 70 |  | $\mu \mathrm{A}$ |
| Sampling Dynamics |  |  |  |  |  |  |  |
| -3 dB Input Bandwidth |  | $V_{D D}=5 \mathrm{~V}$ |  |  | 1.7 |  | MHz |
| Aperture Delay |  | $V_{D D}=5 \mathrm{~V}$ |  |  | 3 |  | ns |
| Digital Input |  |  |  |  |  |  |  |
| Logic Level | $\mathrm{V}_{\text {IL }}$ |  | $\bullet$ | -0.3 |  | $0.3 \times \mathrm{VIO}$ | V |
|  | $\mathrm{V}_{\mathrm{H}}$ |  | $\bullet$ | $0.7 \times \mathrm{VIO}$ |  | $\mathrm{VIO}+0.3$ | V |
|  | IL |  | - | -1 |  | +1 | $\mu \mathrm{A}$ |
|  | І ${ }_{\text {H }}$ |  | - | -1 |  | +1 | $\mu \mathrm{A}$ |
| Digital Output |  |  |  |  |  |  |  |
| Data Format |  |  |  | Serial 18 - bit, 2's complement |  |  |  |
| Pipeline Delay |  |  |  | Upon the conversion is complete, the code is ready for reading |  |  |  |
|  | Vol | lout $=+200 \mu \mathrm{~A}$ | - |  |  | 0.4 | V |
|  | $\mathrm{V}_{\text {OH }}$ | lout $=-200 \mu \mathrm{~A}$ | - | VIO-0.3 |  |  | V |
| Power Supplies |  |  |  |  |  |  |  |
| Analog Power | $V_{D D}$ |  | $\bullet$ | 4.75 |  | 5.25 | V |
| Digital Interface Power | VIO | Specified performance | - | 2.3 |  | $V_{D D}+0.3$ | V |
| VIO Range |  |  |  | 1.8 |  | $V_{D D}+0.3$ | V |
| Stand-by Current ${ }^{4,5}$ |  | $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{VIO}=5 \mathrm{~V}$ | - |  | 2 | 50 | nA |
| Power Consumption |  | $\mathrm{V}_{D D}=5 \mathrm{~V}, 100$ SPS throughput |  |  | 4 |  | $\mu \mathrm{W}$ |
|  |  | $V_{D D}=5 \mathrm{~V}, 100 \mathrm{kSPS}$ throughput | - |  | 4 | 4.8 | mW |
|  |  | $V_{D D}=5 \mathrm{~V}, 200 \mathrm{kSPS}$ throughput | - |  | 7 | 8.5 | mW |
| Energy per Conversion |  |  |  |  | 40 |  | nJ/sample |
| Temperature Range |  |  |  |  |  |  |  |
| Specified Performance |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | -40 |  | + 85 | ${ }^{\circ} \mathrm{C}$ |

[^2]All digital inputs are forced to VIO or GND as required.

## Timing Specifications

The - denotes the full temperature range for specified performance. Unless otherwise specified, $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V} \sim 5.25 \mathrm{~V}, \mathrm{VIO}=2.3 \mathrm{~V}$
$\sim V_{D D}, V_{R E F}=V_{D D}, T_{A}=25^{\circ} \mathrm{C}$.

| Parameter | Symbol |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion Time: CNV Rising Edge to Data Available | tconv | $\bullet$ | 1.0 |  | 2.1 | $\mu \mathrm{S}$ |
| Acquisition Time | $t_{\text {ACQ }}$ | $\bullet$ | 2.9 |  |  | $\mu \mathrm{s}$ |
| Time Between Conversions | tc | $\bullet$ | 5 |  |  | $\mu \mathrm{S}$ |
| CNV Pulse Width ( $\overline{\mathrm{CS}}$ Mode) | $\mathrm{t}_{\text {CNVH }}$ | - | 10 |  |  | ns |
| SCK Period ( $\overline{C S}$ Mode) | tsck | - | 15 |  |  | ns |
| SCK Period (Chain Mode) | tsck |  |  |  |  |  |
| VIO above 4.5 V |  | $\bullet$ | 17 |  |  | ns |
| VIO above 3 V |  | $\bullet$ | 18 |  |  | ns |
| VIO above 2.3 V |  | $\bullet$ | 20 |  |  | ns |
| SCK Low Time | tsckl | $\bullet$ | 7 |  |  | ns |
| SCK High Time | tsckh | $\bullet$ | 7 |  |  | ns |
| SCK Falling Edge to Data Remain Valid | tHSDO | $\bullet$ | 4 |  |  | ns |
| SCK Falling Edge to Data Valid Delay | tosdo |  |  |  |  |  |
| VIO above 4.5 V |  | $\bullet$ |  |  | 14 | ns |
| VIO above 3 V |  | $\bullet$ |  |  | 15 | ns |
| VIO above 2.3 V |  | $\bullet$ |  |  | 17 | ns |
| CNV or SDI Low to SDO D17 MSB Valid ( $\overline{\mathrm{CS}}$ Mode) | ten | $\bullet$ |  |  |  |  |
| VIO above 4.5 V |  | $\bullet$ |  |  | 20 | ns |
| VIO above 3 V |  | $\bullet$ |  |  | 22 | ns |
| VIO above 2.3 V |  | $\bullet$ |  |  | 25 | ns |
| CNV or SDI High or Last SCK Falling Edge to SDO High Impedance ( $\overline{\mathrm{CS}}$ Mode) | tols | - |  |  | 25 | ns |
| SDI Valid Setup Time from CNV Rising Edge ( $\overline{\mathrm{CS}}$ Mode) | tssdicnv | $\bullet$ | 15 |  |  | ns |
| SDI Valid Hold Time from CNV Rising Edge ( $\overline{\mathrm{CS}}$ Mode) | thSDICNV | $\bullet$ | 3 |  |  | ns |
| SCK Valid Setup Time from CNV Rising Edge (Chain Mode) | tssckenv | $\bullet$ | 5 |  |  | ns |
| SCK Valid Hold Time from CNV Rising Edge (Chain Mode) | $\mathrm{t}_{\mathrm{HSCKCNV}}$ | $\bullet$ | 5 |  |  | ns |
| SDI Valid Setup Time from SCK Falling Edge (Chain Mode) | tssdisck | $\bullet$ | 3 |  |  | ns |
| SDI Valid Hold Time from SCK Falling Edge (Chain Mode) | thSDISCK | $\bullet$ | 4 |  |  | ns |
| SDI High to SDO High (Chain Mode with Busy Indicator) | tDSDOSDI |  |  |  |  |  |
| VIO above 4.5 V |  | $\bullet$ |  |  | 17 | ns |
| VIO above 2.3 V |  | $\bullet$ |  |  | 27 | ns |



Figure 5. Load Circuit for Digital Interface Timing


Figure 6. Voltage Levels for Timing

## Typical Performance Characteristics

Unless otherwise noted, $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{REF}=5.0 \mathrm{~V}, \mathrm{VIO}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.




Figure 19. $V_{D D}$ Operating Current vs. Power Supply Voltage


Figure 21. Zero Input, Gain Error vs. Temperature


Figure 23. tosoo Delay vs Capacity Load and Voltage


Figure 20. VIO Operating Current vs. Power Supply Voltage


Figure 22. Stand-by Current vs. Temperature


Figure 24. Operating Current vs. Temperature

## Theory of Operation



## Circuit Structure

ZJC2010 is a fast, high precision, low power consumption, true 18-bit fully differential input successive approximation analog-to-digital converter (SAR ADC). The ZJC2010 is capable of converting 200 k samples per second ( 200 kSPS ), with the device entering standby mode between conversions. Typical power consumption is $35 \mu \mathrm{~W}$ when operating at 1 kSPS , making it ideal for low-power applications.

The ZJC2010 can interface with any 1.8 V to 5 V (or $\mathrm{V}_{\mathrm{DD}}$ ) digital logic level and is available in a 10-lead MSOP package or a 10-lead DFN (LFCSP) package which saves space. It is fully pin compatible with 16-bit ADC ZJC2011.

## Converter Operations

Figure 25 is a simplified circuit diagram of ZJC2010. It is based on a charge redistribution DAC.
During the acquisition phase, the array node connected to the input of the comparator is short connect to GND via the SW+ and SW-. All individual switches are connected to analog inputs. Therefore, the capacitor array is used as the sampling capacitor, sampling analog signal at the $\mathbb{I N}+$ and $\mathbb{N}$-input. When the acquisition phase is complete and a rising edge occurs on the CNV input, the conversion phase is initiated. When the conversion phase begins, the SW+ and SW-disconnect first. The two capacitor arrays are then disconnected from the input and connected to the GND input. By switching the elements of the capacitor array between GND and REF, the comparator input will vary in binary weighted voltage steps $\left(V_{\text {REF }} / 2^{1}, V_{\text {REF }} / 2^{2}, \ldots, V_{\text {REF }} / 2^{17}\right)$. The control logic toggles these switches in sequence starting with the MSB, and the comparator is brought back into balance each time. After this process is complete, the device returns to the acquisition phase, and the control logic generates the ADC output code and busy signal indication. ZJC2010 has an on-chip conversion clock, so the conversion process does not require an external serial clock SCK.

## Transfer Function

The ideal transfer function of ZJC2010 is shown in Figure 26.


Figure 26. ADC Ideal Transfer Function

Output Code and Ideal Input Voltage:

| Description | Analog Input $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ | Digital Output (Hex) |
| :--- | :--- | :--- |
| FSR -1 LSB | +4.999962 V | $0 \times 1$ FFFF ${ }^{1}$ |
| Midscale +1 LSB | $+38.15 \mu \mathrm{~V}$ | $0 \times 00001$ |
| Midscale | 0 V | $0 \times 00000$ |
| Midscale - 1 LSB | $-38.15 \mu \mathrm{~V}$ | $0 \times 3 F F F F$ |
| - FSR +1 LSB | -4.999962 V | $0 \times 20001$ |
| - FSR | -5 V | $0 \times 20000^{2}$ |

[^3]
## Typical Connection Diagram

Figure 27 is a suggested connection diagram for the ZJC2010 when multiple power supplies are used.


Figure 27. Application Circuits Using Multiple Power Supplies
Figure 28 shows the equivalent circuit of the ZJC2010 input structure.


Figure 28. Two Diodes D1 and D2 Provide ESD Protection for the Analog Inputs
Note that the voltage of the analog input signal cannot be higher than the supply voltage $\left(\mathrm{V}_{\mathrm{DD}}\right)$ by more than 0.3 V . If the voltage of the analog input signal exceeds $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$, the diode will be forward biased and start conducting current. These two diodes can handle forward bias currents up to 50 mA . If the supply voltage of the input driver is higher than $V_{D D}$ the voltage of the analog input signal may be more than 0.3 V higher than the supply voltage. The two diodes D 1 and D 2 provide ESD protection for analog input $\mathrm{IN}+$ and IN -.


Figure 29. Analog Input CMRR vs. Frequency
During the acquisition phase, the impedance of the analog input ( $\mathrm{IN}+$ ) can be seen as the parallel combination of the network formed by $R_{\mathbb{I N}}$ and $C_{\mathbb{I N}}$ in series and the capacitor $C_{P I N}$. $C_{P I N}$ mainly includes pin capacitance. $R_{I N}$ typical value is $4 \mathrm{k} \Omega$ and is a lumped element consisting of the series resistance and the on-resistance of the switch. $\mathrm{C}_{\mathrm{IN}}$ typical value is 30 pF and consists mainly of the ADC sampling capacitor. High source impedance can significantly affect AC characteristics, especially harmonic distortion. THD degradation is a function of source impedance and analog input frequency.


Figure 30. THD vs. Analog Input Frequency and Source Resistance

## Single-ended to Differential Driver

For applications using single-ended analog signals (bipolar or unipolar), a single-to-differential driver or a dual op amp driver can provide a differential input to the ZJC2010, see Figure 31 for the schematic diagram.


Figure 31. Realizing Bipolar Single-Ended Conversion to Fully Differential via Dual Op Amps
A unipolar signal ( $\mathrm{V}_{\mathrm{REF}} / 2 \mathrm{DC}$ voltage offset) can be buffered and driven back through the op amp to provide a differential input to the ZJC2010.


Figure 32. High Input Impedance Unipolar Single-Ended to Fully Differential
The fully differential operational amplifier can convert single-ended signals into fully differential signals, and can provide differential input for ZJC2010.


Figure 33. Realizing Bipolar Single-Ended to Fully Differential via Differential Op Amp

If high input impedance is required, an op amp buffer can be added to drive a fully differential op amp. See Figure 34 for the schematic diagram.


Figure 34. High Input Impedance Bipolar Single-ended to Fully Differential

## Reference Voltage Input

For high-precision ADC applications, a precision voltage reference is an essential device. Generally, for 18-bit ADCs, the reference source needs to have low initial error, low noise, and low temperature drift. The ZJC2010 reference voltage REF has a dynamic input impedance, so it should be driven with a low impedance source. The REF and GND pins should be effectively decoupled as described in the PCB Layout Guidelines section. Figure 35 shows an example of a specific voltage reference and driver design. The ZJR100X series of high-precision voltage references can just meet these requirements.


Figure 35. ZJC2010 Reference Pin Drive

## Power Supply

ZJC2010 uses two power supply pins: core power supply ( $\mathrm{V}_{\mathrm{DD}}$ ) and digital input/output interface power supply VIO. VIO can directly interface with any logic from 1.8 V to $\mathrm{V}_{\mathrm{DD}}$. To reduce the number of power supplies required, the VIO and $\mathrm{V}_{\mathrm{DD}}$ pins can be tied together via resistors or ferrite beads. The PSRR curve is shown in Figure 36.


Figure 36. PSRR vs. Frequency
The ZJC2010 automatically enters stand-by mode at the end of each conversion stage, so the power consumption is approximately linearly proportional to the sampling rate. This makes the device suitable for low sampling rate and low power consumption applications. As shown Figure 37.


Figure 37. Operating Current vs. Sampling Rate

## Digital Interface

ZJC2010 has great flexibility in serial interface mode. In $\overline{C S}$ mode, ZJC2010 is compatible with SPI, MCU and DSP. In this mode, ZJC2010 can use 3 -wire or 4 -wire interface. The 3 -wire interface uses CNV, SCK, and SDO signals. The 4 -wire interface uses the SDI, CNV, SCK, and SDO signals, with CNV for initiating conversions independent of the read back timing (SDI). In the chain mode, ZJC2010 provides the daisy chain feature, which allows the cascading of multiple ADCs. If SDI is high, $\overline{\mathrm{CS}}$ mode is selected, and if SDI is low, chain mode is selected. Chain mode is always selected when SDI and CNV are connected together.

ZJC2010 can provide the option to forcibly add a start bit before the data bits. This start bit can be used as a busy indication. If there is no busy indication, the controller must wait for the maximum conversion time before reading back the code value. The busy indication function is enabled under the following conditions:

- In $\overline{\mathrm{CS}}$ mode, CNV or SDI is low at the end of ADC conversion (see Figure 41 and Figure 45 ).
- In chain mode, SCK is high during the rising edge of CNV (see Figure 49).


## $\overline{\text { CS }}$ Mode (3-Wire without Busy Indication)

This mode can be used when a single chip ZJC2010 is connected to an SPI compatible controller. The connections are shown in Figure 38 and the corresponding timing is shown in Figure 39.

While SDI is high, a rising edge on CNV initiates a conversion, selects chip-select mode, and forces SDO into a high-impedance state. Once a transition is initiated, the transition will execute to completion regardless of the state of CNV. CNV must return high before the minimum conversion time elapses and then remain high for the maximum possible conversion time to avoid generating a busy signal indication. After the conversion is completed, the ZJC2010 enters the acquisition phase and enters the stand-by mode.

When CNV goes low, the MSB is output on SDO. The remaining data bits are clocked out on subsequent falling edges of SCK. After the 18th SCK falling edge, or when CNV goes high, whichever occurs first, SDO returns to a high-impedance state.


Figure 38. $\overline{\mathrm{CS}}$ Mode (3-wire without Busy Indication) Connection Diagram


Figure 39. $\overline{C S}$ Mode (3-Wire without Busy Indication) Serial Interface Timing

## CS Mode (3-Wire with Busy Indication)

This mode can be used when a single ZJC2010 is connected to an SPI-compatible digital host with an interrupt input. The connections are shown in Figure 40 and the corresponding timing is shown in Figure 41.

When connecting SDI to VIO, a rising edge on CNV initiates a conversion, selects $\overline{\mathrm{CS}}$ mode, and forces SDO into a high-impedance state. Regardless of the state of CNV, SDO remains high impedance until the conversion is complete. CNV must return to low before the minimum transition time has elapsed and then remain low for the maximum possible transition time to guarantee a busy signal indication. When the transition is complete, SDO changes from a high-impedance state to a low-impedance state. Combined with a pull-up resistor on the SDO line, this transition can be used as an interrupt signal. Next ZJC2010 enters the acquisition stage and enters the stand-by mode. Data bits are clocked out on subsequent falling edges of SCK, MSB first. After the optional 19th SCK falling edge, or when CNV goes high, whichever occurs first, SDO returns to a high-impedance state.


Figure 40. Chip select mode (three-wire type with busy indication) connection diagram


Figure 41. $\overline{\mathrm{CS}}$ Mode (3-Wire with Busy Indication) Serial Interface Timing

## $\overline{\mathrm{CS}}$ Mode (4-wire without Busy Indication)

An example using two ZJC2010s is shown in Figure 42, and the corresponding timing is shown in Figure 43.
With SDI high, a rising edge on CNV initiates a conversion, selects $\overline{C S}$ mode, and forces SDO into a high-impedance state. In this mode, CNV must be held high during the conversion phase and subsequent data readback. If SDI and CNV are low, SDO goes low. SDI must keep or return high before the minimum transition time elapses and then remain high for the maximum possible transition time to avoid generating a busy signal indication. After the conversion is completed, the ZJC2010 enters the acquisition phase and enters the stand-by mode. Each ADC converted code value can be read by pulling the SDI input low, which outputs the MSB to SDO. The remaining data bits are clocked out on subsequent SCK falling edges. After the 18th SCK falling edge, or when SDI goes high, whichever occurs first, SDO returns to high impedance and another ZJC2010 can be read.


Figure 42. $\overline{C S}$ Mode (4-wire without Busy Indication) Connection Diagram


Figure 43. $\overline{C S}$ Mode (4-Wire without Busy Indication) Serial Interface Timing

## $\overline{\mathrm{CS}}$ Mode (4-Wire with Busy Indication)

The connection is shown in Figure 44 and the corresponding timing is shown in Figure 45.
With SDI high, a rising edge on CNV initiates a conversion, selects $\overline{\mathrm{CS}}$ mode, and forces SDO into a high-impedance state. In this mode, CNV must be held high during the conversion phase and subsequent data readback. If SDI and CNV are low, SDO goes low. SDI must return low before the minimum transition time elapses and then remain low for the maximum possible transition time to guarantee a busy signal indication. When the transition is complete, SDO changes from a high-impedance state to a low-impedance state. Combined with a pull-up resistor on the SDO line, this transition can be used as an interrupt signal to initiate data readback. Next, ZJC2010 enters the acquisition phase and is on stand-by. Data bits are clocked out on subsequent falling edges of SCK, MSB first. After the optional 19th SCK falling edge or after SDI goes high, whichever occurs first, SDO returns to a high-impedance state.


Figure 44. $\overline{C S}$ Mode (4-Wire with Busy Indication) Connection Diagram


Figure 45. $\overline{\mathrm{CS}}$ Mode (4-wire with Busy Indication) Serial Interface Timing

## Chain Mode (without Busy Indication)

This mode can be used to daisy-chain multiple ZJC2010s over a three-wire serial interface.
An example using two ZJC2010s is shown in Figure 46, and the corresponding timing is shown in Figure 47.
When SDI and CNV are low, SDO goes low. With SCK low, a rising edge on CNV initiates a conversion, selects chain mode, and disables the busy indication. In this mode, CNV remains high during the conversion phase and subsequent data readback. After the conversion is completed, the MSB is output to SDO, and ZJC2010 enters the acquisition phase and stands by. The remaining data bits stored in the internal shift register are clocked out on subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and is clocked out by SCK falling edge. Each ADC in the chain outputs the data MSB first, and it takes $18 \times \mathrm{N}$ clocks to read back N ADCs.


Figure 46. Chain Mode (without Busy Indication) Connection Diagram


Figure 47. Chain Mode (without Busy Indication) Serial Interface Timing

## Chain Mode (with Busy Indication)

This mode can also be used to daisy-chain multiple ZJC2010s on the 3-wire serial interface while providing a busy indication.
An example using three ZJC2010s is shown in Figure 48, and the corresponding timing is shown in Figure 49.
When SDI and CNV are low, SDO goes low. With SCK high, a rising edge on CNV initiates a conversion, selects chain mode, and enables the busy indicator feature. In this mode, CNV remains high during the conversion phase and subsequent data readback. After all the ADCs in the chain have completed their conversions, drive the SDO pin of the ADC closest to the digital host (see Figure 48 This transition on SDO can be used as a busy indicator to trigger data readback. ZJC2010 then enters the acquisition phase and is on stand-by. The remaining data bits stored in the internal shift register are clocked out MSB first on subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and is clocked out by SCK falling edge. Each ADC in the chain outputs data MSB first, and $18 \times N+1$ clocks are required to read back $N$ ADCs.


Figure 48. Chain Mode (with Busy Indication) Connection Diagram


Figure 49. Chain Mode (with Busy Indication) Serial Interface Timing

## Layout Guidelines

For optimum performance of the device, good PCB layout practices are recommended, including:

- It is recommended that to use a design that separates the analog part and the digital part on the ZJC2010 PCB, and each is limited to a certain area of the circuit board.
- Avoid running digital lines under the device, which may couple noise onto the die, unless a ground plane under the ZJC2010 is used as a shield. Fast switching signals such as CNV or clocks should not be placed close to the analog signal path. Crossover of digital and analog signals should be avoided.
- At least one ground plane should be used. It can be common or split between the digital and analog sections. In the latter case, the planes should be joined close to the ZJC2010.
- The ZJC2010 voltage reference input, REF, has a dynamic input impedance and should be decoupled with $22 \mu \mathrm{~F}$ ceramic capacitors to minimize parasitic inductances. This is done by placing the reference decoupling ceramic capacitor close to, ideally right up against, the REF and GND pins and connecting them with wide, low impedance trace
- The power supply $V_{D D}$ of ZJC2010 should be decoupled with $10 \mu \mathrm{~F}$ and 100 nF ceramic capacitors, placed close to the ZJC2010 and connected using short, wide traces to provide low impedance paths and to reduce the effect of noises on the power supply lines.

Figure 50 is an example of the guidance.


Figure 50. Example Layout and Routing of ZJC2010

## Outline Dimensions



Figure 51. 10-Lead MSOP Package Dimensions Shown in Millimeter


Figure 52. 10-Lead DFN Package Dimensions Shown in Millimeter

## Ordering Guide

| Model | Package | Orderable Device | Resolution <br> (bit) | Supply Voltage <br> (V) | Temperature Range <br> $\left({ }^{\circ} \mathrm{C}\right)$ | External Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MSOP-10 | ZJC2010AUBET |  |  |  | Tube |
|  | MSOP-10 | ZJC2010AUBER | 18 | 4.75 to 5.25 | -40 to +85 | $13^{\prime \prime}$ Reel |
|  | DFN-10 | ZJC2010ATBER |  |  |  | $13^{\prime \prime}$ Reel |

## Product Order Model



Related Parts

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| ADC |  |  |
| ZJC2000/2010 | 18-bit $400 \mathrm{kSPS} / 200 \mathrm{kSPS}$ SAR ADC | Fully differential input, SINAD 99.3 dB , THD - 113 dB |
| ZJC2001/2011 | 16 -bit $500 \mathrm{kSPS} / 250 \mathrm{kSPS}$ SAR ADC | Fully differential input, SINAD $95.3 \mathrm{~dB}, \mathrm{THD}-113 \mathrm{~dB}$ |
| $\begin{aligned} & \hline \text { ZJC2002/2012 } \\ & \text { ZJC2003/2013 } \end{aligned}$ | 16-bit $500 \mathrm{kSPS} / 250 \mathrm{kSPS}$ SAR ADC | Pseudo-differential unipolar input, SINAD 91.7 dB, THD - 105 dB Pseudo-differential bipolar input, SINAD 91.7 dB, THD - 105 dB |
| $\begin{aligned} & \hline \text { ZJC2004/2014 } \\ & \text { ZJC2005/2015 } \end{aligned}$ | 18-bit $400 \mathrm{kSPS} / 200 \mathrm{kSPS}$ SAR ADC | Pseudo-differential unipolar input, SINAD 94.2 dB , THD - 105 dB Pseudo-differential bipolar input, SINAD 94.2 dB, THD - 105 dB |
| $\begin{aligned} & \text { ZJC2007/2017 } \\ & \text { ZJC2008/2018 } \end{aligned}$ | 14-bit $600 \mathrm{kSPS} / 300 \mathrm{kSPS}$ SAR ADC | Pseudo-differential unipolar input, SINAD 85 dB, THD - 105 dB Pseudo-differential bipolar input, SINAD 85 dB , THD - 105 dB |
| $\begin{aligned} & \hline \text { ZJC2100/1-18 } \\ & \text { ZJC2100/1-16 } \\ & \hline \end{aligned}$ | 18-bit $400 \mathrm{kSPS} / 200 \mathrm{kSPS} 4$-ch differential SAR AD 16 -bit $500 \mathrm{kSPS} / 250 \mathrm{kSPS} 4$-ch differential SAR AD | C, SINAD 99.3 dB, THD - 113 dB C, SINAD 95.3 dB, THD - 113 dB |
| $\begin{aligned} & \hline \text { ZJC2102/3-18 } \\ & \text { ZJC2102/3-16 } \\ & \text { ZJC2102/3-14 } \end{aligned}$ | 18-bit $400 \mathrm{kSPS} / 200 \mathrm{kSPS} 8$-ch pseudo-differentia 16-bit $500 \mathrm{kSPS} / 250 \mathrm{kSPS} 8$-ch pseudo-differentia 14 -bit $600 \mathrm{kSPS} / 300 \mathrm{kSPS} 8$-ch pseudo-differentia | SAR ADC, SINAD 94.2 dB , THD - 105 dB SAR ADC, SINAD 91.7 dB, THD - 105 dB SAR ADC, SINAD 85 dB, THD - 105 dB |
| $\begin{aligned} & \text { ZJC2104/5-18 } \\ & \text { ZJC2104/5-16 } \end{aligned}$ | 18-bit $400 \mathrm{kSPS} / 200 \mathrm{kSPS} 4$-ch pseudo-differentia 16-bit $500 \mathrm{kSPS} / 250 \mathrm{kSPS} 4$-ch pseudo-differentia | SAR ADC, SINAD 94.2 dB , THD - 105 dB SAR ADC, SINAD 91.7 dB, THD - 105 dB |
| DAC |  |  |
| $\begin{aligned} & \text { ZJC2541-18/16/14 } \\ & \text { ZJC2543-18/16/14 } \end{aligned}$ | 18/16/14-bit 1 MSPS single channel DAC with unipolar output | Power on reset to 0 V (ZJC2541) or $\mathrm{V}_{\text {ReF }} / 2$ (ZJC2543), 1 nV-S glitch, SOIC-8/MSOP-10/DFN-10 packages |
| ZJC2542-18/16/14 <br> ZJC2544-18/16/14 | 18/16/14-bit 1 MSPS single channel DAC with bipolar output | Power on reset to 0 V (ZJC2542) or $\mathrm{V}_{\text {REF }} / 2$ (ZJC2544), 1 nV-S glitch, SOIC-14/TSSOP-16/QFN-16 packages |
| Amplifier |  |  |
| ZJA3000-1/2/4 | Single/Dual/Quad 36 V low bias current precision Op Amps | 3 MHz GBW, $35 \mu \mathrm{~V}$ max Vos, $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max Vos drift, 25 pA max Ibias, 1 mA /Amplifier, input to V -, RRO, 4.5 V to 36 V |
| ZJA3001-1/2/4 | Single/Dual/Quad 36 V low bias current precision Op Amps | 3 MHz GBW, $35 \mu \mathrm{~V}$ max Vos, $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max Vos drift, 25 pA max Ibias, $1 \mathrm{~mA} /$ Amplifier, RRO, 4.5 V to 36 V |
| ZJA3512-2/4 | Dual/Quad 36 V 7 MHz precision JFET Op Amps | 7 MHz GBW, $35 \mathrm{~V} / \mu \mathrm{S}$ SR, $50 \mu \mathrm{~V}$ max Vos, $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max Vos drift, $2 \mathrm{~mA} /$ Amplifier, RRO, 4.5 V to 35 V |
| ZJA3600/1 | 36 V ultra-high precision in-amp | CMRR $105 \mathrm{~dB} \min (G=1), 25 \mathrm{pA}$ max Ibias, $25 \mu \mathrm{~V}$ max Vosi, gain error $0.001 \% \max (G=1), 625 \mathrm{kHz} \mathrm{BW}(\mathrm{G}=10), 3.3 \mathrm{~mA} /$ Amplifier, $\pm 2.4 \mathrm{~V}$ to $\pm 18 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ specified |
| ZJA3622/8 | 36 V low cost precision in-amp | CMRR $93 \mathrm{~dB} \min (\mathrm{G}=10), 0.5 \mathrm{nA}$ max Ibias, $125 \mu \mathrm{~V}$ max Vosi, 625 kHz BW ( $\mathrm{G}=10$ ), $3.3 \mathrm{~mA} /$ Amplifier, $\pm 2.4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |
| ZJA3611, ZJA3609 | 36 V ultra-high precision wider bandwidth precision in-amp (min gain of 10) | CMRR $120 \mathrm{~dB} \min (G=10), 25 \mathrm{pA}$ max Ibias, $25 \mu \mathrm{~V}$ max Vosi, 1.2 MHz BW ( $\mathrm{G}=10$ ), $3.3 \mathrm{~mA} /$ Amplifier, $\pm 2.4 \mathrm{~V}$ to $\pm 18 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ specified |
| ZJA3676/7 | Low power, G $=1$ Single/Dual 36 V difference amplifier | Input protection to $\pm 65 \mathrm{~V}$, CMRR 104 dB min, Vos $100 \mu \mathrm{~V}$ max, gain error 15 ppm max, 500 kHz BW, $330 \mu \mathrm{~A}, 2.7$ to 36 V |
| Precision Voltage Reference |  |  |
| ZJR1000 | 15 V supply precision voltage reference | Vout $=1.25 / 2.048 / 2.5 / 3 / 4.096 / 5 \mathrm{~V}, 5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max drift - $40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, $\pm 0.05 \%$ initial error |
|  | 5.5V low power voltage reference <br> (ZJR1001 with noise filter option) | Vout $=2.5 / 3 / 4.096 / 5 \mathrm{~V}, 5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max drift $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \pm 0.05 \%$ initial error, $130 \mu \mathrm{~A}, \mathrm{ZJR1001/2}$ in SOT23-6, ZJR1003 in SOIC/MS-8 |
| Switch and Multiplexer |  |  |
| ZJG4438/4439 | 36 V fault protection 8:1/dual 4:1 multiplexer | Protection to $\pm 50 \mathrm{~V}$ power on \& off, latch-up immune, Ron $270 \Omega$, 14.8 pC charge injection, ton $166 \mathrm{nS}, 10 \mathrm{~V}$ to 36 V |


[^0]:    ${ }^{1}$ Information furnished by ZJW Microelectronics is believed to be accurate and reliable. However, no responsibility is assumed by ZJW Microelectronics for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of ZJW Microelectronics. Trademarks and registered trademarks are the property of their respective owners.

[^1]:    1 These ratings apply at $25^{\circ} \mathrm{C}$, unless otherwise noted.
    Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
    2 IPC/JEDECJ-STD-020 Compliant.
    3 Charged devices and circuit boards can discharge without detection.

[^2]:    In the acquisition phase.

[^3]:    1 This is also the code for an overrange analog input (VIN+ - VIN- above $\mathrm{V}_{\text {REF }}-\mathrm{V}_{\mathrm{GND}}$ ).
    2 This is also the code for an underranged analog input ( VIN+-VIN- below VGND - VREF).

